

## Arty Z7™ Statement of Volatility

Revised May 12, 2023 Author: JC This document applies to the Arty Z7 rev. D.X

This document lists the location, purpose, capacity, volatility and (re)programmability of memory devices that may be installed on the Arty Z7 (SKU: 410-346-10 and 410-346-20 for the XC7Z010 part and XC7Z020 part, respectively). The terms programmable and erasable refer to normal means of access available to the public. It does not include reverse-engineering or any other attempts to extract data from these devices.

The content of this document is provided for information purposes only.

## **Volatile Memory**

| ıc                                                                                                               | Memory<br>Purpose                | User<br>programmable | User<br>removable | Size                                                                               | Reset procedure             |
|------------------------------------------------------------------------------------------------------------------|----------------------------------|----------------------|-------------------|------------------------------------------------------------------------------------|-----------------------------|
| XC7Z010-1CLG400C<br>XC7Z020-1CLG400C                                                                             | Programmable<br>Logic Cells      | Yes                  | No                | 28160 cells (Z7-10)<br>85120 cells (Z7-20)                                         | Remove power for 60 seconds |
| XC7Z010-1CLG400C<br>XC7Z020-1CLG400C                                                                             | Block RAM                        | Yes                  | No                | 2160 Kib (Z7-10)<br>5040 Kib (Z7-20)                                               | Remove power for 60 seconds |
| XC7Z010-1CLG400C<br>XC7Z020-1CLG400C                                                                             | L1 Cache                         | Yes                  | No                | 32 KB Instruction and<br>32 KB data per<br>processor. There are<br>two processors. | Remove power for 60 seconds |
| XC7Z010-1CLG400C<br>XC7Z020-1CLG400C                                                                             | L2 Cache                         | Yes                  | No                | 512 KB shared between both processors.                                             | Remove power for 60 seconds |
| XC7Z010-1CLG400C<br>XC7Z020-1CLG400C                                                                             | On-chip<br>Memory                | Yes                  | No                | 256 KB                                                                             | Remove power for 60 seconds |
| MT41K128M16[HA LY TW]-<br>125,<br>IS43TR16256A(L)-125KBL,<br>IS43TR16256BL-107MBL, or<br>V73CBG04168RDJ[J11 K13] | DDR3 Program<br>/ Data<br>memory | Yes                  | No                | 4 Gib                                                                              | Remove power for 60 seconds |
| RTL8211F-CG                                                                                                      | Ethernet<br>Transceiver          | Yes                  | No                | N/A                                                                                | Remove power for 60 seconds |
| TUSB1210BRHBR                                                                                                    | USB OTG<br>Transceiver           | Yes                  | No                | N/A                                                                                | Remove power for 60 seconds |



## **Non-Volatile Memory**

| ıc                                   | Memory Purpose                                                           | Technology | User<br>programmable | User<br>removable | Size      | Reset procedure                                                                                 |
|--------------------------------------|--------------------------------------------------------------------------|------------|----------------------|-------------------|-----------|-------------------------------------------------------------------------------------------------|
| 93LC56BT-I/OT                        | USB ID and<br>Configuration                                              | EEPROM     | Yes                  | No                | 2 KiB     | Available through support forum upon request                                                    |
| W25Q128JV[P S]IM                     | FPGA configuration, data storage                                         | FLASH      | Yes                  | No                | 128 Mib   | Electrically<br>erasable; Use<br>iMPACT or<br>Vivado Software<br>Tools available<br>from Xilinx |
| W25Q128JV[P S]IM                     | OTP / Security<br>Register regions<br>(Ethernet MAC<br>Address)          | FLASH      | Yes, once            | No                | 3 x 256 B | Non-erasable                                                                                    |
| XC7Z010-1CLG400C<br>XC7Z020-1CLG400C | On-chip memory<br>BootROM; Factory<br>programmed with<br>boot procedures | N/A        | No                   | No                | 128 KiB   | Non-erasable                                                                                    |
| XC7Z010-1CLG400C<br>XC7Z020-1CLG400C | eFUSE Registers for<br>AES decryption,<br>identifiers, and<br>control    | eFUSE      | Yes, once            | No                | 366 bits  | Non-erasable                                                                                    |